Track This Job
Add this job to your tracking list to:
- Monitor application status and updates
- Change status (Applied, Interview, Offer, etc.)
- Add personal notes and comments
- Set reminders for follow-ups
- Track your entire application journey
Save This Job
Add this job to your saved collection to:
- Access easily from your saved jobs dashboard
- Review job details later without searching again
- Compare with other saved opportunities
- Keep a collection of interesting positions
- Receive notifications about saved jobs before they expire
AI-Powered Job Summary
Get a concise overview of key job requirements, responsibilities, and qualifications in seconds.
Pro Tip: Use this feature to quickly decide if a job matches your skills before reading the full description.
In this position, you’ll define best practices, own PPA and sign-off quality, and act as the bridge between digital design, custom design, and verification teams. The role combines deep technical involvement with the opportunity to shape the physical design strategy from the ground up.
Key Responsibilities
- End-to-end ownership: Oversee the entire RTL-to-GDSII flow — from synthesis and floorplanning through place & route, CTS, STA, and sign-off
- Methodology & flow: Define, maintain, and automate a robust implementation flow including constraints, UPF/CPF, and sign-off checks
- PPA & closure: Drive timing and power closure across multiple corners and modes; lead ECO cycles and ensure strong correlation between synthesis, P&R, and sign-off
- Integration: Handle integration of custom macros, SRAMs, and I/O, including clocking strategy, CDC, and hierarchical designs
- Low-power design: Own power intent definition and implementation, including isolation, retention, and level-shifting strategies
- Team leadership: Build and mentor a backend team (5+ engineers), define ownership areas, and establish repeatable, high-quality sign-off standards
- Automation: Develop reproducible, automated flows using Tcl/Python, CI/CD pipelines, and metrics dashboards for continuous improvement
- Foundry interface: Collaborate closely with foundry partners on PDK updates, reliability rules, and design sign-off requirements
- 5+ full tapeouts owning blocks or subsystems through to sign-off
- Deep expertise in one major EDA tool chain (Synopsys or Cadence)
- Proven experience in timing closure, MCMM STA, and hierarchical design integration
- Strong knowledge of UPF/CPF for multi-voltage and power-gated designs
- Hands-on experience with grid planning, IR/EM analysis, power optimisation, and ECO implementation
- Confident in taking technical ownership and guiding others towards sign-off-quality results.
Key Skills
Ranked by relevanceReady to apply?
Join IC Resources and take your career to the next level!
Application takes less than 5 minutes

